Invention Grant
- Patent Title: Nonvolatile memory structure
-
Application No.: US15252244Application Date: 2016-08-31
-
Publication No.: US10262746B2Publication Date: 2019-04-16
- Inventor: Ying-Je Chen , Wei-Ren Chen , Wein-Town Sun
- Applicant: eMemory Technology Inc.
- Applicant Address: TW Hsinchu
- Assignee: eMemory Technology Inc.
- Current Assignee: eMemory Technology Inc.
- Current Assignee Address: TW Hsinchu
- Agency: JCIPRNET
- Main IPC: H01L27/115
- IPC: H01L27/115 ; G11C16/04 ; G11C16/30 ; G11C16/12 ; G11C16/14 ; G11C16/26 ; H01L27/11558 ; G11C16/10 ; G11C16/16 ; H01L27/11521 ; H01L27/11526 ; G11C7/10 ; G11C7/12 ; G11C7/22 ; G11C16/08 ; G11C16/24 ; H01L23/528 ; H01L27/02 ; H01L27/11517 ; G11C7/06 ; G11C8/10 ; H01L27/11524 ; H01L27/12 ; H01L29/06 ; H01L29/08 ; H01L29/10 ; H01L29/423 ; H01L27/11519

Abstract:
A nonvolatile memory structure includes a first PMOS transistor and a first floating-gate transistor on a first active region in a substrate, a second PMOS transistor and a second floating-gate transistor on a second active region in the substrate, and an n-type erase region in the substrate. A source line connects with sources of the first and the second PMOS transistors. A bit line connects with drains of the first and the second floating-gate transistors. A word line connects with first and the second select gates in the first and the second PMOS transistors respectively. An erase line connects with the n-type erase region. The first floating-gate transistor includes a first floating gate with an extended portion extending on a first portion of the n-type erase region. The second floating-gate transistor includes a second floating gate with an extended portion extending on a second portion of the n-type erase region.
Public/Granted literature
- US20170207228A1 NONVOLATILE MEMORY STRUCTURE Public/Granted day:2017-07-20
Information query
IPC分类: