Invention Grant
- Patent Title: Semiconductor heterostructures having reduced dislocation pile-ups and related methods
-
Application No.: US15095828Application Date: 2016-04-11
-
Publication No.: US09934964B2Publication Date: 2018-04-03
- Inventor: Christopher Leitz , Christopher J. Vineis , Richard Westhoff , Vicky Yang , Matthew T. Currie
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater Matsil, LLP
- Main IPC: H01L21/02
- IPC: H01L21/02 ; C30B25/02 ; C30B29/52 ; H01L21/8238 ; C30B23/02 ; C30B23/06 ; C30B25/18

Abstract:
Dislocation pile-ups in compositionally graded semiconductor layers are reduced or eliminated, thereby leading to increased semiconductor device yield and manufacturability. This is accomplished by introducing a semiconductor layer having a plurality of threading dislocations distributed substantially uniformly across its surface as a starting layer and/or at least one intermediate layer during growth and relaxation of the compositionally graded layer. The semiconductor layer may include a seed layer disposed proximal to the surface of the semiconductor layer and having the threading dislocations uniformly distributed therein.
Public/Granted literature
- US20160225609A1 Semiconductor Heterostructures Having Reduced Dislocation Pile-Ups and Related Methods Public/Granted day:2016-08-04
Information query
IPC分类: