Invention Grant
- Patent Title: Isolated semiconductor layer over buried isolation layer
-
Application No.: US15263425Application Date: 2016-09-13
-
Publication No.: US09865498B2Publication Date: 2018-01-09
- Inventor: Daniel Nelson Carothers , Jeffrey R. Debord
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Kenneth Liu; Charles A. Brill; Frank D. Cimino
- Main IPC: H01L21/762
- IPC: H01L21/762 ; H01L27/12 ; H01L21/02 ; H01L21/84 ; H01L21/306

Abstract:
An integrated circuit may be formed by forming an isolation recess in a single-crystal silicon-based substrate. Sidewall insulators are formed on sidewalls of the isolation recess. Thermal oxide is formed at a bottom surface of the isolation recess to provide a buried isolation layer, which does not extend up the sidewall insulators. A single-crystal silicon-based semiconductor layer is formed over the buried isolation layer and planarized to be substantially coplanar with the substrate adjacent to the isolation recess, thus forming an isolated semiconductor layer over the buried isolation layer. The isolated semiconductor layer is laterally separated from the substrate.
Public/Granted literature
- US20160379866A1 Isolated Semiconductor Layer Over Buried Isolation Layer Public/Granted day:2016-12-29
Information query
IPC分类: