Invention Grant
- Patent Title: Interface circuit
-
Application No.: US15279574Application Date: 2016-09-29
-
Publication No.: US09755644B2Publication Date: 2017-09-05
- Inventor: Takashi Yamada
- Applicant: LAPIS Semiconductor Co., Ltd.
- Applicant Address: JP Yokohama
- Assignee: LAPIS SEMICONDUCTOR CO., LTD.
- Current Assignee: LAPIS SEMICONDUCTOR CO., LTD.
- Current Assignee Address: JP Yokohama
- Agency: Rabin & Berdo, P.C.
- Priority: JP2015-192956 20150930; JP2016-134254 20160706
- Main IPC: H03K19/0185
- IPC: H03K19/0185 ; H03K19/20

Abstract:
An interface circuit includes at least one semiconductor logic gate and a latch circuit. The semiconductor logic gate configured to receive an input signal having a signal level changeable and outputs a logic gate signal which has a signal level becoming a low level when a signal level of the input signal is not less than a logic threshold value, alternatively has a signal level becoming a high level when a signal level of the input signal is less than the logic threshold value. The latch circuit fetches the logic gate signal as a first latch signal, while fetching a signal which is converted from the input signal and has a signal level varying between a second voltage and the ground potential, alternatively, the input signal as a second latch signal, to output the first interface output signal and the second interface output signal.
Public/Granted literature
- US20170093402A1 INTERFACE CIRCUIT Public/Granted day:2017-03-30
Information query
IPC分类: