Invention Grant
- Patent Title: Apparatus and method for reducing di/dt during power wake-up
-
Application No.: US14951343Application Date: 2015-11-24
-
Publication No.: US09755631B2Publication Date: 2017-09-05
- Inventor: Yong Shim , Jaydeep P. Kulkarni , Pascal A. Meinerzhagen , Muhammad M. Khellah
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Green, Howard & Mughal LLP
- Main IPC: G05F1/10
- IPC: G05F1/10 ; H03K17/081 ; H03K17/14 ; H03K3/037

Abstract:
Described is an apparatus which comprises: a power gate transistor coupled to an ungated power supply node and a gated power supply node, the power gate transistor having a gate terminal; a resistive device; a first transistor coupled in series with the resistive device together forming a pair, the first transistor also coupled to the gate terminal of the power gate transistor; a capacitive device coupled in parallel to the series coupled pair of the first transistor and resistive device; and a second transistor coupled to the gate terminal of the power gate transistor and the ungated power supply node.
Public/Granted literature
- US20170149427A1 APPARATUS AND METHOD FOR REDUCING di/dt DURING POWER WAKE-UP Public/Granted day:2017-05-25
Information query
IPC分类: