Invention Grant
- Patent Title: Semiconductor testing devices
-
Application No.: US14924835Application Date: 2015-10-28
-
Publication No.: US09728624B2Publication Date: 2017-08-08
- Inventor: Josephine B. Chang , Isaac Lauer , Jeffrey W. Sleight , Tenko Yamashita
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent Vazken Alexanian
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L21/66

Abstract:
A method for fabricating a test structure on a wafer includes forming a fin on a substrate, forming a first gate stack over the fin, the first gate stack having a first gate width, the first gate stack including a gate dielectric layer having a first thickness, forming a second gate stack over the fin, the second gate stack having a second gate width, the second gate stack including a gate dielectric layer having a second thickness, and forming a third gate stack over the fin, the third gate stack having a third gate width, the third gate stack including a gate dielectric layer having the second thickness, wherein the first gate stack is arranged a first distance from the second gate stack and the second gate stack is arranged the first distance from the third gate stack.
Public/Granted literature
- US20170125550A1 SEMICONDUCTOR TESTING DEVICES Public/Granted day:2017-05-04
Information query
IPC分类: