Invention Grant
- Patent Title: Semiconductor device manufacturing method
-
Application No.: US14719409Application Date: 2015-05-22
-
Publication No.: US09646836B2Publication Date: 2017-05-09
- Inventor: Takeyoshi Nishimura
- Applicant: FUJI ELECTRIC CO., LTD.
- Applicant Address: JP Kawasaki-Shi
- Assignee: FUJI ELECTRIC CO., LTD.
- Current Assignee: FUJI ELECTRIC CO., LTD.
- Current Assignee Address: JP Kawasaki-Shi
- Agency: Rabin & Berdo, P.C.
- Priority: JP2014-145468 20140715
- Main IPC: H01L21/332
- IPC: H01L21/332 ; H01L21/225 ; H01L29/66

Abstract:
Provided is a semiconductor device manufacturing method such that miniaturization of a parallel p-n layer can be achieved, and on-state resistance can be reduced. Firstly, deposition of an n−-type epitaxial layer, and formation of an n-type impurity region and p-type impurity region that form an n-type region and p-type region of a parallel p-n layer, are repeatedly carried out. Furthermore, an n−-type counter region is formed in the vicinity of the p-type impurity region in the uppermost n−-type epitaxial layer forming the parallel p-n layer. Next, an n−-type epitaxial layer is deposited on the n−-type epitaxial layer. Next, a MOS gate structure is formed in the n−-type epitaxial layer. At this time, when carrying out a p-type base region diffusion process, the n-type and p-type impurity regions are caused to diffuse, thereby forming the n-type region and p-type region of the parallel p-n layer.
Public/Granted literature
- US20160020101A1 SEMICONDUCTOR DEVICE MANUFACTURING METHOD Public/Granted day:2016-01-21
Information query
IPC分类: