Invention Grant
- Patent Title: Processing system with interspersed processors and communication elements having improved communication routing
- Patent Title (中): 具有散布处理器和通信元件的处理系统具有改进的通信路由
-
Application No.: US14451900Application Date: 2014-08-05
-
Publication No.: US09535877B2Publication Date: 2017-01-03
- Inventor: Michael B. Doerr , William H. Hallidy , David A. Gibson , Craig M. Chase
- Applicant: COHERENT LOGIX, INCORPORATED
- Applicant Address: US TX Austin
- Assignee: COHERENT LOGIX, INCORPORATED
- Current Assignee: COHERENT LOGIX, INCORPORATED
- Current Assignee Address: US TX Austin
- Agency: Meyertons Hood Kivlin Kowert & Goetzel. P.C.
- Agent Jeffrey C. Hood; Michael B. Davis
- Main IPC: G06F15/80
- IPC: G06F15/80 ; G06F15/76 ; G06F15/78

Abstract:
A processing system includes processors and dynamically configurable communication elements (DCCs) coupled together in an interspersed arrangement. A source device may transfer a data item through an intermediate subset of the DCCs to a destination device. The source and destination devices may each correspond to different processors, DCCs, or input/output devices, or mixed combinations of these. In response to detecting a stall after the source device begins transfer of the data item to the destination device and prior to receipt of all of the data item at the destination device, a stalling device is operable to propagate stalling information through one or more of the intermediate subset towards the source device. In response to receiving the stalling information, at least one of the intermediate subset is operable to buffer all or part of the data item.
Public/Granted literature
Information query