Invention Grant
- Patent Title: Programmable logic circuit and nonvolatile FPGA
-
Application No.: US14983968Application Date: 2015-12-30
-
Publication No.: US09438243B2Publication Date: 2016-09-06
- Inventor: Shinichi Yasuda , Kosuke Tatsumura , Mari Matsumoto , Koichiro Zaitsu , Masato Oda
- Applicant: Kabushiki Kaisha Toshiba
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Finnegan, Henderson, Farabrow, Garrett & Dunner LLP
- Priority: JP2014-012695 20140127
- Main IPC: H01L25/00
- IPC: H01L25/00 ; H03K19/177

Abstract:
A programmable logic circuit includes: first to third wiring lines, the second wiring lines intersecting with the first wiring lines; and cells provided in intersecting areas, at least one of cells including a first transistor and a programmable device with a first and second terminals, the first terminal connecting to one of a source and a drain of the first transistor, the second terminal being connected to one of the second wiring lines, the other of the source and the drain being connected to one of the first wiring lines, and a gate of the first transistor being connected to one of the third wiring lines. One of source and drain of each of the first cut-off transistors is connected to the one of the second wiring lines, and an input terminal of each of first CMOS inverters is connected to the other of the source and the drain.
Public/Granted literature
- US20160112049A1 PROGRAMMABLE LOGIC CIRCUIT AND NONVOLATILE FPGA Public/Granted day:2016-04-21
Information query
IPC分类: