Invention Grant
- Patent Title: Column IV transistors for PMOS integration
- Patent Title (中): 用于PMOS集成的第IV列晶体管
-
Application No.: US13990249Application Date: 2011-12-20
-
Publication No.: US09437691B2Publication Date: 2016-09-06
- Inventor: Glenn A. Glass , Anand S. Murthy
- Applicant: Glenn A. Glass , Anand S. Murthy
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Finch & Maloney PLLC
- International Application: PCT/US2011/066129 WO 20111220
- International Announcement: WO2012/088097 WO 20120628
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L29/36 ; H01L21/285 ; H01L29/165 ; H01L29/45 ; H01L29/49 ; H01L29/78 ; H01L29/167 ; H01L21/02 ; H01L29/08

Abstract:
Techniques are disclosed for forming column IV transistor devices having source/drain regions with high concentrations of germanium, and exhibiting reduced parasitic resistance relative to conventional devices. In some example embodiments, the source/drain regions each include a thin p-type silicon or germanium or SiGe deposition with the remainder of the source/drain material deposition being p-type germanium or a germanium alloy (e.g., germanium:tin or other suitable strain inducer, and having a germanium content of at least 80 atomic % and 20 atomic % or less other components). In some cases, evidence of strain relaxation may be observed in the germanium rich cap layer, including misfit dislocations and/or threading dislocations and/or twins. Numerous transistor configurations can be used, including both planar and non-planar transistor structures (e.g., FinFETs and nanowire transistors), as well as strained and unstrained channel structures.
Public/Granted literature
- US20130264639A1 COLUMN IV TRANSISTORS FOR PMOS INTEGRATION Public/Granted day:2013-10-10
Information query
IPC分类: