Invention Grant
- Patent Title: Semiconductor memory device and method for driving the same
- Patent Title (中): 半导体存储器件及其驱动方法
-
Application No.: US14474396Application Date: 2014-09-02
-
Publication No.: US09384816B2Publication Date: 2016-07-05
- Inventor: Yasuhiko Takemura
- Applicant: Semiconductor Energy Laboratory Co., Ltd.
- Applicant Address: JP Kanagawa-ken
- Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee Address: JP Kanagawa-ken
- Agency: Fish & Richardson P.C.
- Priority: JP2010-218567 20100929; JP2010-239525 20101026; JP2010-253556 20101112
- Main IPC: G11C11/24
- IPC: G11C11/24 ; G11C11/404 ; G11C8/14 ; G11C11/4076 ; G11C11/408 ; H01L27/02 ; H01L27/06 ; H01L27/108 ; H01L27/12 ; G11C11/4094

Abstract:
In a conventional DRAM, when the capacitance of a capacitor is reduced, an error of reading data easily occurs. A plurality of cells are connected to one bit line MBL_m. Each cell includes a sub bit line SBL_n_m and 4 to 64 memory cells (a memory cell CL_n_m_1 or the like). Further, each cell includes selection transistors STr1_n_m and STr2_n_m and an amplifier circuit AMP_n_m that is a complementary inverter or the like is connected to the selection transistor STr2_n_m. Since parasitic capacitance of the sub bit line SBL_n_m is sufficiently small, potential change due to electric charge in a capacitor of each memory cell can be amplified by the amplifier circuit AMP_n_m without an error, and can be output to the bit line.
Public/Granted literature
- US20140369111A1 Semiconductor Memory Device And Method For Driving The Same Public/Granted day:2014-12-18
Information query