Invention Grant
US09275757B2 Apparatus and method for non-intrusive random memory failure emulation within an integrated circuit
有权
集成电路内非侵入式随机存储器故障仿真的装置和方法
- Patent Title: Apparatus and method for non-intrusive random memory failure emulation within an integrated circuit
- Patent Title (中): 集成电路内非侵入式随机存储器故障仿真的装置和方法
-
Application No.: US13756918Application Date: 2013-02-01
-
Publication No.: US09275757B2Publication Date: 2016-03-01
- Inventor: Mathieu Thomas
- Applicant: Mathieu Thomas
- Applicant Address: FR Valbonne, Sophia Antipolis
- Assignee: Scaleo Chip
- Current Assignee: Scaleo Chip
- Current Assignee Address: FR Valbonne, Sophia Antipolis
- Agency: Blakely Sokoloff Taylor & Zafman LLP
- Main IPC: G11C29/38
- IPC: G11C29/38 ; G01R31/3193 ; G01R31/319 ; G11C29/44

Abstract:
The system and methods allow for emulation of random hardware failure of an internal embedded memory array of an integrated circuit (IC) device. Emulation of potential defects is performed in order to evaluate the behavior of the rest of the design. This non-intrusive emulation is performed in a pseudo-functional mode in order to evaluate the behavior of one or more memory cores in their standard functional mode. The solution enables the creation of failures and tracking both the detection of the failures and the time required time for detection. Specifically, the emulation of an internal memory array with respect of random failures and the associated diagnostic mechanism ensures that detection and correction mechanisms work as expected. A typical non-limiting use case is to ensure that safety control logic of an IC behaves as expected in cases of data corruption within an embedded memory core.
Public/Granted literature
- US20140217406A1 Apparatus and Method for Non-Intrusive Random Memory Failure Emulation Within an Integrated Circuit Public/Granted day:2014-08-07
Information query