Invention Grant
US09099490B2 Self-aligned structures and methods for asymmetric GaN transistors and enhancement mode operation
有权
用于非对称GaN晶体管的自对准结构和方法以及增强模式操作
- Patent Title: Self-aligned structures and methods for asymmetric GaN transistors and enhancement mode operation
- Patent Title (中): 用于非对称GaN晶体管的自对准结构和方法以及增强模式操作
-
Application No.: US13631534Application Date: 2012-09-28
-
Publication No.: US09099490B2Publication Date: 2015-08-04
- Inventor: Sansaptak Dasgupta , Han Wui Then , Marko Radosavljevic , Niloy Mukherjee , Niti Goel , Sanaz Kabehie , Seung Hoon Sung , Ravi Pillarisetty , Robert S. Chau
- Applicant: Sansaptak Dasgupta , Han Wui Then , Marko Radosavljevic , Niloy Mukherjee , Niti Goel , Sanaz Kabehie , Seung Hoon Sung , Ravi Pillarisetty , Robert S. Chau
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L29/778 ; H01L29/423 ; H01L29/08 ; H01L29/20

Abstract:
Embodiments include high electron mobility transistors (HEMT). In embodiments, a gate electrode is spaced apart by different distances from a source and drain semiconductor region to provide high breakdown voltage and low on-state resistance. In embodiments, self-alignment techniques are applied to form a dielectric liner in trenches and over an intervening mandrel to independently define a gate length, gate-source length, and gate-drain length with a single masking operation. In embodiments, III-N HEMTs include fluorine doped semiconductor barrier layers for threshold voltage tuning and/or enhancement mode operation.
Public/Granted literature
- US20140091308A1 SELF-ALIGNED STRUCTURES AND METHODS FOR ASYMMETRIC GAN TRANSISTORS & ENHANCEMENT MODE OPERATION Public/Granted day:2014-04-03
Information query
IPC分类: