Invention Grant
US09099488B2 Methods to characterize an embedded interface of a CMOS gate stack 有权
表征CMOS栅极堆叠的嵌入式接口的方法

Methods to characterize an embedded interface of a CMOS gate stack
Abstract:
Metal gate high-k capacitor structures with lithography patterning are used to extract gate work function using a combinatorial workflow. Oxide terracing, together with high productivity combinatorial process flow for metal deposition can provide optimum high-k gate dielectric and metal gate solutions for high performance logic transistors. Surface treatments can be inserted at three possible steps during the formation of the MOSCAP structures. The high productivity combinatorial technique can provide an evaluation of effective work function for given high-k dielectric metal gate stacks for PMOS and NMOS transistors, which is critical in identifying and selecting the right materials.
Public/Granted literature
Information query
Patent Agency Ranking
0/0