Invention Grant
US09099488B2 Methods to characterize an embedded interface of a CMOS gate stack
有权
表征CMOS栅极堆叠的嵌入式接口的方法
- Patent Title: Methods to characterize an embedded interface of a CMOS gate stack
- Patent Title (中): 表征CMOS栅极堆叠的嵌入式接口的方法
-
Application No.: US14134291Application Date: 2013-12-19
-
Publication No.: US09099488B2Publication Date: 2015-08-04
- Inventor: Sandip Niyogi , Dipankar Pramanik
- Applicant: Intermolecular, Inc.
- Applicant Address: US CA San Jose
- Assignee: Intermolecular, Inc.
- Current Assignee: Intermolecular, Inc.
- Current Assignee Address: US CA San Jose
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L21/66

Abstract:
Metal gate high-k capacitor structures with lithography patterning are used to extract gate work function using a combinatorial workflow. Oxide terracing, together with high productivity combinatorial process flow for metal deposition can provide optimum high-k gate dielectric and metal gate solutions for high performance logic transistors. Surface treatments can be inserted at three possible steps during the formation of the MOSCAP structures. The high productivity combinatorial technique can provide an evaluation of effective work function for given high-k dielectric metal gate stacks for PMOS and NMOS transistors, which is critical in identifying and selecting the right materials.
Public/Granted literature
- US20150179757A1 Methods to Characterize an Embedded Interface of a CMOS Gate Stack Public/Granted day:2015-06-25
Information query
IPC分类: