Invention Grant
- Patent Title: Semiconductor memory device capable of shortening erase time
- Patent Title (中): 能够缩短擦除时间的半导体存储器件
-
Application No.: US13660044Application Date: 2012-10-25
-
Publication No.: US08971130B2Publication Date: 2015-03-03
- Inventor: Noboru Shibata
- Applicant: Noboru Shibata
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2007-322415 20071213; JP2007-338363 20071227
- Main IPC: G11C11/34
- IPC: G11C11/34 ; G11C16/14

Abstract:
In a memory cell array, a plurality of memory cells connected to a plurality of word lines and a plurality of bit lines are arranged in a matrix. A control circuit controls the potentials of said plurality of word lines and said plurality of bit lines. In an erase operation, the control circuit erases an n number of memory cells (n is a natural number equal to or larger than 2) of said plurality of memory cells at the same time using a first erase voltage, carries out a verify operation using a first verify level, finds the number of cells k (k≦n) exceeding the first verify level, determines a second erase voltage according to the number k, and carries out an erase operation again using the second erase voltage.
Public/Granted literature
- US20130051155A1 SEMICONDUCTOR MEMORY DEVICE CAPABLE OF SHORTENING ERASE TIME Public/Granted day:2013-02-28
Information query