Invention Grant
- Patent Title: Parallel encoding for non-binary linear block code
- Patent Title (中): 非二进制线性块代码的并行编码
-
Application No.: US13430222Application Date: 2012-03-26
-
Publication No.: US08949703B2Publication Date: 2015-02-03
- Inventor: Kalyana Krishnan , Hai-Jo Tarn
- Applicant: Kalyana Krishnan , Hai-Jo Tarn
- Applicant Address: US CA San Jose
- Assignee: Xilinx, Inc.
- Current Assignee: Xilinx, Inc.
- Current Assignee Address: US CA San Jose
- Agent Gerald Chan
- Main IPC: H03M13/00
- IPC: H03M13/00 ; H03M13/13 ; H03M13/11 ; H03M13/05 ; H03M13/21 ; H03M13/15

Abstract:
An encoder module includes P/L parity shift registers that are sequentially coupled, wherein an input of a first parity shift register of the parity shift registers is coupled to the input of the encoder module, an output of the last parity shift register of the parity shift registers is coupled to the output of the encoder module, each of the parity shift registers being configured to store L parity digits. The encoder module also includes a feedback circuit comprising P/L parity generation modules, wherein each of the parity generation modules is coupled to an output of a corresponding one of the parity shift registers by a switch and also coupled to the input of the first parity shift register, wherein each of the parity generation modules is configured to generate L parity digits for transmission to the input of the first parity shift register when its corresponding switch is closed.
Public/Granted literature
- US20130254639A1 PARALLEL ENCODING FOR NON-BINARY LINEAR BLOCK CODE Public/Granted day:2013-09-26
Information query
IPC分类: