Invention Grant
- Patent Title: Semiconductor device having compensation capacitance
- Patent Title (中): 具有补偿电容的半导体器件
-
Application No.: US13419293Application Date: 2012-03-13
-
Publication No.: US08830773B2Publication Date: 2014-09-09
- Inventor: Minoru Yamagami , Hisayuki Nagamine
- Applicant: Minoru Yamagami , Hisayuki Nagamine
- Applicant Address: LU Luxembourg
- Assignee: PS4 Luxco S.A.R.L.
- Current Assignee: PS4 Luxco S.A.R.L.
- Current Assignee Address: LU Luxembourg
- Agency: McGinn IP Law Group, PLLC
- Priority: JP2011-056528 20110315
- Main IPC: G11C7/02
- IPC: G11C7/02 ; G11C11/4097 ; G11C7/22 ; G11C11/4074 ; G11C11/4091 ; H01L23/522 ; H01L23/528 ; H01L27/02 ; H01L49/02 ; H01L29/94 ; H01L27/108

Abstract:
Disclosed herein is a device that includes: first and second memory mats each including a plurality of bit lines; a sense area arranged between the first and second memory mats; a column selection line provided on the first memory mat; and a compensation capacitance provided on the second memory mat. The sense area includes a plurality of sense amplifiers. Each of the sense amplifiers is connected to an associated one or ones of the bit lines. At least one of the sense amplifiers is selected based on a column selection signal supplied via the column selection line. At least a part of the compensation capacitance is formed in a same wiring layer as the column selection line.
Public/Granted literature
- US20120236669A1 SEMICONDUCTOR DEVICE HAVING COMPENSATION CAPACITANCE Public/Granted day:2012-09-20
Information query