Invention Grant
- Patent Title: Master-slave flip-flop circuit
- Patent Title (中): 主从触发器电路
-
Application No.: US13921732Application Date: 2013-06-19
-
Publication No.: US08797077B2Publication Date: 2014-08-05
- Inventor: Ryuhei Sasagawa
- Applicant: Fujitsu Limited
- Applicant Address: JP Kawasaki
- Assignee: Fujitsu Limited
- Current Assignee: Fujitsu Limited
- Current Assignee Address: JP Kawasaki
- Agency: Arent Fox LLP
- Priority: JP2012-205838 20120919
- Main IPC: H03K3/289
- IPC: H03K3/289

Abstract:
A master-slave flip-flop circuit includes: a master circuit to receive input data in a first state of a reference clock and hold the input data in a second state of the reference clock to output intermediary data; and a slave circuit to receive the intermediary data in the second state and hold the intermediary data in the first state to output data, wherein the master circuit includes: a feedback two-input NOR gate to receive an output of the master circuit and a first clock; an input three-input NOR gate to receive the input data, a second clock, and a third clock; and a synthesis two-input NOR gate to receive an output of the input three-input NOR gate and an output of the feedback two-input NOR gate.
Public/Granted literature
- US20140077855A1 MASTER-SLAVE FLIP-FLOP CIRCUIT Public/Granted day:2014-03-20
Information query
IPC分类: