Invention Grant
US08693271B2 Method of stressing static random access memories for pass transistor defects
有权
强制传统晶体管缺陷的静态随机存取存储器的方法
- Patent Title: Method of stressing static random access memories for pass transistor defects
- Patent Title (中): 强制传统晶体管缺陷的静态随机存取存储器的方法
-
Application No.: US13370451Application Date: 2012-02-10
-
Publication No.: US08693271B2Publication Date: 2014-04-08
- Inventor: Jayesh C. Raval , Beena Pious , Stanton Petree Ashburn , James Craig Ondrusek
- Applicant: Jayesh C. Raval , Beena Pious , Stanton Petree Ashburn , James Craig Ondrusek
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Rose Alyssa Keagy; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: G11C29/00
- IPC: G11C29/00 ; G11C7/00 ; G11C29/50 ; G11C29/08 ; G11C11/41 ; G11C11/419

Abstract:
A method of stressing and screening static random access memory (SRAM) arrays to identify memory cells with bit line side pass transistor defects. After writing initial data states into the memory array under nominal bias conditions, an elevated bias voltage is applied to the memory array, for example to its power supply node. Under the elevated bias voltage, alternating data patterns are written into and read from the memory array for a selected duration. The elevated bias voltage is reduced, and a write screen is performed to identify defective memory cells. The dynamic stress of the repeated writes and reads accelerates early life failures, facilitating the write screen.
Public/Granted literature
- US20130039139A1 Method of Stressing Static Random Access Memories for Pass Transistor Defects Public/Granted day:2013-02-14
Information query