Invention Grant
US08688944B2 Memory sharing between embedded controller and central processing unit chipset 有权
嵌入式控制器与中央处理器芯片组之间的内存共享

Memory sharing between embedded controller and central processing unit chipset
Abstract:
An embedded controller includes a microcontroller core and memory control circuitry. The memory control circuitry is configured to communicate with a Central Processing Unit (CPU) chipset over a first Serial Peripheral Interface (SPI), for which bus arbitration is not supported, at a first clock rate, to communicate with a memory over a second SPI at a second, fixed clock rate, to relay memory transactions between the CPU chipset and the memory over the first and second SPIs, to identify time intervals in which no memory transactions are relayed on the second SPI and to retrieve from the memory information for operating the microcontroller core during the identified time intervals.
Information query
Patent Agency Ranking
0/0