Invention Grant
US08667194B2 Two-wire interface in which a master component monitors the data line during the preamble generation phase for synchronization with one or more slave components 有权
两线接口,其中主组件在前导码生成阶段期间监视数据线,以与一个或多个从组件同步

Two-wire interface in which a master component monitors the data line during the preamble generation phase for synchronization with one or more slave components
Abstract:
A two-wire interface in which upon determining that an operation is to be performed on a slave component, the master component monitors the data wire for a predetermined number of consecutive bits having a particular binary value. Upon detection such a sequence, the master component asserts a frame of a two-wire interface on the data wire. This detected predetermined number of consecutive bits will be considered to be the preamble. During at least some of the preamble phase, the master component is not asserting anything on the data wire. Instead, the data wire is pulled high (or low) by a weak pull-up (or pull-down) resistor. Furthermore, the frame is designed so that there are bits having a guaranteed binary value that is opposite what would be expected in the preamble, to thereby facilitate synchronization.
Information query
Patent Agency Ranking
0/0