Invention Grant
- Patent Title: Write circuitry for hierarchical memory architectures
- Patent Title (中): 写分层内存架构的电路
-
Application No.: US13370035Application Date: 2012-02-09
-
Publication No.: US08526246B2Publication Date: 2013-09-03
- Inventor: Siddharth Gupta , Nitin Jain , Anand Mishra
- Applicant: Siddharth Gupta , Nitin Jain , Anand Mishra
- Applicant Address: NL Amsterdam
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: NL Amsterdam
- Agency: Hogan Lovells US LLP
- Main IPC: G11C7/00
- IPC: G11C7/00

Abstract:
A memory architecture includes a plurality of local input and output circuitries, with each local input and output circuitry associated with at least one memory bank. The memory architecture also includes a global input and output circuitry, which includes a plurality of global sub-write circuitries, is coupled to the plurality of local input and output circuitries One global sub-write circuitry is enabled and provides a write-data to a selected local input and output circuitry.
Public/Granted literature
- US20120140582A1 WRITE CIRCUITRY FOR HIERARCHICAL MEMORY ARCHITECTURES Public/Granted day:2012-06-07
Information query