Invention Grant
- Patent Title: Process for enhanced 3D integration and structures generated using the same
-
Application No.: US13586054Application Date: 2012-08-15
-
Publication No.: US08476753B2Publication Date: 2013-07-02
- Inventor: Evan G. Colgan , Sampath Purushothaman , Roy R. Yu
- Applicant: Evan G. Colgan , Sampath Purushothaman , Roy R. Yu
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: The Law Offices of Robert J. Eichelburg
- Agent Robert J. Eichelburg
- Main IPC: H01L23/02
- IPC: H01L23/02

Abstract:
An enhanced 3D integration structure comprises a logic microprocessor chip bonded to a collection of vertically stacked memory slices and an optional set of outer vertical slices comprising optoelectronic devices. Such a device enables both high memory content in close proximity to the logic circuits and a high bandwidth for logic to memory communication. Additionally, the provision of optoelectronic devices in the outer slices of the vertical slice stack enables high bandwidth direct communication between logic processor chips on adjacent enhanced 3D modules mounted next to each other or on adjacent packaging substrates. A method to fabricate such structures comprises using a template assembly which enables wafer format processing of vertical slice stacks.
Public/Granted literature
- US20120307444A1 Process for Enhanced 3D Integration and Structures Generated using the Same Public/Granted day:2012-12-06
Information query
IPC分类: