Invention Grant
- Patent Title: Multi-core multi-thread processor crossbar architecture
- Patent Title (中): 多核多线程处理器交叉开关架构
-
Application No.: US10855694Application Date: 2004-05-26
-
Publication No.: US08463996B2Publication Date: 2013-06-11
- Inventor: Kunle A. Olukotun
- Applicant: Kunle A. Olukotun
- Applicant Address: US CA Redwood City
- Assignee: Oracle America, Inc.
- Current Assignee: Oracle America, Inc.
- Current Assignee Address: US CA Redwood City
- Agency: Martine Penilla Group, LLP
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F13/00

Abstract:
A processor chip is provided. The processor chip includes a plurality of processing cores where each of the processing cores being multi-threaded. The plurality of processing cores are located in a center region of the processor chip. A plurality of cache bank memories are included. A crossbar enabling communication between the plurality of processing cores and the plurality of cache bank memories is provided. The crossbar includes a centrally located arbiter configured to sort multiple requests received from the plurality of processing cores and the crossbar is defined over the plurality of processing cores. In another embodiment, the processor chip is oriented so that the cache bank memories are defined in the center region. A server is also included.
Public/Granted literature
- US20060136605A1 Multi-core multi-thread processor crossbar architecture Public/Granted day:2006-06-22
Information query