Invention Grant
- Patent Title: Digital PLL circuit and clock generating method
- Patent Title (中): 数字PLL电路和时钟产生方法
-
Application No.: US13418721Application Date: 2012-03-13
-
Publication No.: US08436665B2Publication Date: 2013-05-07
- Inventor: Koji Nakamuta , Yoshito Koyama
- Applicant: Koji Nakamuta , Yoshito Koyama
- Applicant Address: JP Kawasaki
- Assignee: Fujitsu Limited
- Current Assignee: Fujitsu Limited
- Current Assignee Address: JP Kawasaki
- Agency: Staas & Halsey LLP
- Priority: JP2011-063109 20110322
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A digital PLL circuit includes: a digital phase comparator to detect a phase difference between a master clock and a slave clock and output a phase difference detection value; a correction circuit to correct the phase difference detection value to a phase value in accordance with a comparison result between the phase difference detection value and a threshold; and a slave clock generation circuit to generate the slave clock in accordance with the phase value.
Public/Granted literature
- US20120242386A1 DIGITAL PLL CIRCUIT AND CLOCK GENERATING METHOD Public/Granted day:2012-09-27
Information query