Invention Grant
US08413031B2 Methods, apparatus, and systems for updating loglikelihood ratio information in an nT implementation of a Viterbi decoder 有权
用于在维特比解码器的nT实现中更新对数似然比信息的方法,装置和系统

Methods, apparatus, and systems for updating loglikelihood ratio information in an nT implementation of a Viterbi decoder
Abstract:
Methods and circuits comprising a reliability measurement unit (RMU) for generating log-likelihood ratio (LLR) values corresponding to 1T for use in a soft output Viterbi algorithm (“SOVA”) decoder. The RMU operates with an nT clock signal. 1T signals generated by an add, compare, select circuit (ACS) of the SOVA generates 1T decision data and a path equivalency detector generates 1T path equivalency information for 1T SOVA decoding and applies the 1T data to the RMU operating with an nT clock frequency (1/n'th that of the 1T clock signal). The nT RMU receives a plurality of 1T inputs on each nT clock signal pulse and generates 1T LLR information for use by the SOVA decoder. Other components of the SOVA may also operate using the nT clock signal pulse or may operate using a 1T clock signal.
Information query
Patent Agency Ranking
0/0