Invention Grant
- Patent Title: Semiconductor memory device reducing resistance fluctuation of data transfer line
- Patent Title (中): 半导体存储器件降低数据传输线的电阻波动
-
Application No.: US12877563Application Date: 2010-09-08
-
Publication No.: US08391065B2Publication Date: 2013-03-05
- Inventor: Mitsuhiro Noguchi
- Applicant: Mitsuhiro Noguchi
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2009-245334 20091026
- Main IPC: G11C16/04
- IPC: G11C16/04 ; H01L23/48

Abstract:
According to one embodiment, a semiconductor memory device includes first and second memory cell blocks and an interconnect rerouting unit provided therebetween. The first memory cell block includes first interconnects and second interconnects provided in each space between the first interconnects. The second memory cell block includes a plurality of third interconnects provided on lines extending from the first interconnects and a plurality of fourth interconnects provided on lines extending from the second interconnects. A width and a thickness of the second and fourth interconnects are smaller than a width and a thickness of the first and second interconnects. Each of the first to fourth interconnects is connected to one end of first to fourth cell units including memory cells. The interconnect rerouting unit connects one of the fourth interconnects to one of the first interconnects and connects one of the third interconnects to the second interconnects.
Public/Granted literature
- US20110096600A1 SEMICONDUCTOR MEMORY DEVICE REDUCING RESISTANCE FLUCTUATION OF DATA TRANSFER LINE Public/Granted day:2011-04-28
Information query