Invention Grant
- Patent Title: Single period phase to digital converter
- Patent Title (中): 单周期相数转换器
-
Application No.: US13402844Application Date: 2012-02-22
-
Publication No.: US08390347B1Publication Date: 2013-03-05
- Inventor: Anand Kumar Sinha , Sanjay K. Wadhwa
- Applicant: Anand Kumar Sinha , Sanjay K. Wadhwa
- Applicant Address: US TX Austin
- Assignee: Freescale Semiconductor, Inc.
- Current Assignee: Freescale Semiconductor, Inc.
- Current Assignee Address: US TX Austin
- Agent Charles Bergere
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A phase to digital converter for a digital PLL (Phase Locked Loop) provides an output in the same or single reference clock period for which it is digitizing the phase error information. The phase to digital converter operates on a positive edge of the reference clock and a digital filter operates on the negative edge of the reference clock so the phase correction performed by the PLL occurs in the same reference clock cycle in which the phase to digital converter is digitizing the phase error information.
Information query