Invention Grant
- Patent Title: Triple-gate transistor with reverse shallow trench isolation
- Patent Title (中): 具有反向浅沟槽隔离的三栅极晶体管
-
Application No.: US12696616Application Date: 2010-01-29
-
Publication No.: US08389391B2Publication Date: 2013-03-05
- Inventor: James J. Chambers , Mark R. Visokay
- Applicant: James J. Chambers , Mark R. Visokay
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Alan A. R. Cooper; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H01L21/3205
- IPC: H01L21/3205

Abstract:
Example embodiments provide triple-gate semiconductor devices isolated by reverse shallow trench isolation (STI) structures and methods for their manufacture. In an example process, stacked layers including a form layer over a dielectric layer can be formed over a semiconductor substrate. One or more trenches can be formed by etching through the stacked layers. The one or more trenches can be filled by an active area material to form one or more active areas, which can be isolated by remaining portions of the dielectric layer. Bodies of the active area material can be exposed by removing the form layer. One or more triple-gate devices can then be formed on the exposed active area material. The example triple-gate semiconductor devices can control the dimensions for the active areas and provide less isolation spacing between the active areas, which optimizes manufacturing efficiency and device integration quality.
Public/Granted literature
- US20100323486A1 TRIPLE-GATE TRANSISTOR WITH REVERSE SHALLOW TRENCH ISOLATION Public/Granted day:2010-12-23
Information query
IPC分类: