Invention Grant
- Patent Title: Circuit for estimating latency through a FIFO buffer
- Patent Title (中): 用于通过FIFO缓冲器估计延迟的电路
-
Application No.: US12817082Application Date: 2010-06-16
-
Publication No.: US08386828B1Publication Date: 2013-02-26
- Inventor: Sai Lalith Chaitanya Ambatipudi , Seu Wah Low , Christopher J. Borrelli , Loren Jones
- Applicant: Sai Lalith Chaitanya Ambatipudi , Seu Wah Low , Christopher J. Borrelli , Loren Jones
- Applicant Address: US CA San Jose
- Assignee: Xilinx, Inc.
- Current Assignee: Xilinx, Inc.
- Current Assignee Address: US CA San Jose
- Agent LeRoy D. Maunu; Thomas George
- Main IPC: G06F1/00
- IPC: G06F1/00 ; G06F1/04 ; H03K19/096 ; H03K21/00 ; H03L7/00 ; G01R25/00 ; G01D18/00

Abstract:
Circuits and methods are provided for estimating a latency through a FIFO buffer. A first detector detects first instances of a pattern in first data values serially written to a write port of the FIFO buffer. A second detector detects second instances of the pattern in second data values serially read from a read port of the FIFO buffer. The second data values are the first data values delayed by the latency through the FIFO buffer. A counter counts a count of active transitions of a sample clock signal. The counter starts on each detected first instance and stops on each detected second instances. The count provides an estimate of the latency of the FIFO buffer.
Information query