Invention Grant
- Patent Title: Layout design tool for semiconductor integrated circuit
- Patent Title (中): 半导体集成电路布局设计工具
-
Application No.: US13006659Application Date: 2011-01-14
-
Publication No.: US08384163B2Publication Date: 2013-02-26
- Inventor: Kenichi Yoda
- Applicant: Kenichi Yoda
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Foley & Lardner LLP
- Priority: JP2005-332885 20051117
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L21/70 ; H01L27/088 ; H01L29/02 ; H01L27/118

Abstract:
Design time (TAT) is reduced in a layout design of a semiconductor integrated circuit having a well supplied with a potential different from a substrate potential. A layout design method of the present invention includes preparing a first cell pattern placed on a semiconductor substrate of a first conductive type, preparing a second cell pattern having a deep well of a second conductive type, placing the first cell pattern in a first circuit region, and placing the second cell pattern in a second region different from the first circuit region. This reduces TAT in chip design.
Public/Granted literature
- US20110113391A1 LAYOUT DESIGN TOOL Public/Granted day:2011-05-12
Information query
IPC分类: