Invention Grant
US08345490B2 Split voltage level restore and evaluate clock signals for memory address decoding
有权
分离电压电平恢复和评估用于存储器地址解码的时钟信号
- Patent Title: Split voltage level restore and evaluate clock signals for memory address decoding
- Patent Title (中): 分离电压电平恢复和评估用于存储器地址解码的时钟信号
-
Application No.: US12821824Application Date: 2010-06-23
-
Publication No.: US08345490B2Publication Date: 2013-01-01
- Inventor: Paul A. Bunce , John D. Davis , Diana M. Henderson , Jigar J. Vora
- Applicant: Paul A. Bunce , John D. Davis , Diana M. Henderson , Jigar J. Vora
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent William A. Kinnaman, Jr.
- Main IPC: G11C7/00
- IPC: G11C7/00

Abstract:
A method of implementing voltage level shifting for a memory device includes coupling one or more evaluation clock signals to a memory address decode circuit, the one or more evaluation clock signals operating at a first voltage supply level; and coupling a restore clock signal to the memory address decode circuit, the restore clock signal operating at a second voltage supply level that is higher than the first voltage supply level; wherein one or more outputs of the memory address decode circuit operate at the second voltage supply level.
Public/Granted literature
- US20110317499A1 SPLIT VOLTAGE LEVEL RESTORE AND EVALUATE CLOCK SIGNALS FOR MEMORY ADDRESS DECODING Public/Granted day:2011-12-29
Information query