Invention Grant
- Patent Title: Frequency-doubling delay locked loop
- Patent Title (中): 倍频延迟锁定环路
-
Application No.: US12784157Application Date: 2010-05-20
-
Publication No.: US08283959B2Publication Date: 2012-10-09
- Inventor: Paul W. Demone
- Applicant: Paul W. Demone
- Applicant Address: CA Ottawa, Ontario
- Assignee: Mosaid Technologies Incorporated
- Current Assignee: Mosaid Technologies Incorporated
- Current Assignee Address: CA Ottawa, Ontario
- Agency: Hamilton, Brook, Smith & Reynolds, P.C.
- Priority: CA2270516 19990430
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A frequency multiplier circuit comprising a delay line receiving at one end thereof a reference clock for generating clock tap outputs from respective ones of a plurality of period matched delay elements; a clock combining circuit responsive to pairs of tap outputs for generating a rising and falling edge of an output clock pulse from respective ones of the pairs whereby the output clock period is less than the input clock period.
Public/Granted literature
- US20100225370A1 Frequency-Doubling Delay Locked Loop Public/Granted day:2010-09-09
Information query