Invention Grant
- Patent Title: Pad layout structure of semiconductor chip
- Patent Title (中): 垫片布局结构的半导体芯片
-
Application No.: US12600901Application Date: 2007-12-17
-
Publication No.: US08258631B2Publication Date: 2012-09-04
- Inventor: Dae-Keun Han , Dae-Seong Kim , Joon-Ho Na
- Applicant: Dae-Keun Han , Dae-Seong Kim , Joon-Ho Na
- Applicant Address: KR Daejeon-Si
- Assignee: Silicon Works Co., Ltd.
- Current Assignee: Silicon Works Co., Ltd.
- Current Assignee Address: KR Daejeon-Si
- Agency: Kile Park Goekjian Reed & McManus PLLC
- Priority: KR10-2007-0055311 20070607
- International Application: PCT/KR2007/006573 WO 20071217
- International Announcement: WO2008/150055 WO 20081211
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/52 ; H01L29/40 ; H01L27/10 ; H01L29/73

Abstract:
Provided is a pad layout structure of a semiconductor chip capable of preventing lead-broken problems when packaging the semiconductor chip with a high aspect ratio in a tape carrier package (TCP). In the pad layout structure of the semiconductor chip, a plurality pads are arranged along upper, lower, left and right sides of the semiconductor chip with a high aspect ratio, and a longitudinal width of pads arranged at the left and right sides and a transverse width of pads arranged at both edges of the upper and lower sides are greater than a transverse width of pads arranged at centers of the upper and lower sides.
Public/Granted literature
- US20100155957A1 PAD LAYOUT STRUCTURE OF SEMICONDUCTOR CHIP Public/Granted day:2010-06-24
Information query
IPC分类: