Invention Grant
US08258581B2 Integrated circuit including cross-coupled transistors with two transistors of different type formed by same gate level structure and two transistors of different type formed by separate gate level structures 有权
集成电路包括具有由相同栅极电平结构形成的具有不同类型的两个晶体管的交叉耦合晶体管和由分离的栅极级结构形成的两种不同类型的晶体管

  • Patent Title: Integrated circuit including cross-coupled transistors with two transistors of different type formed by same gate level structure and two transistors of different type formed by separate gate level structures
  • Patent Title (中): 集成电路包括具有由相同栅极电平结构形成的具有不同类型的两个晶体管的交叉耦合晶体管和由分离的栅极级结构形成的两种不同类型的晶体管
  • Application No.: US12753795
    Application Date: 2010-04-02
  • Publication No.: US08258581B2
    Publication Date: 2012-09-04
  • Inventor: Scott T. Becker
  • Applicant: Scott T. Becker
  • Applicant Address: US CA Los Gatos
  • Assignee: Tela Innovations, Inc.
  • Current Assignee: Tela Innovations, Inc.
  • Current Assignee Address: US CA Los Gatos
  • Agency: Martine Penilla Group, LLP
  • Main IPC: H01L27/06
  • IPC: H01L27/06
Integrated circuit including cross-coupled transistors with two transistors of different type formed by same gate level structure and two transistors of different type formed by separate gate level structures
Abstract:
A semiconductor device includes first and second p-type diffusion regions, and first and second n-type diffusion regions that are each electrically connected to a common node. Each of a number of conductive features within a gate electrode level region is fabricated from a respective originating rectangular-shaped layout feature having a centerline aligned parallel to a first direction. The conductive features respectively form gate electrodes of first and second PMOS transistor devices, and first and second NMOS transistor devices. The gate electrodes of the first PMOS and second NMOS transistor devices are electrically connected. However, the first PMOS and second NMOS transistor devices are physically separate within the gate electrode level region. The gate electrodes of the second PMOS and first NMOS transistor devices are electrically connected. However, the second PMOS and first NMOS transistor devices are physically separate within the gate electrode level region.
Information query
Patent Agency Ranking
0/0