Invention Grant
US08258552B2 Semiconductor device including at least six transistor forming linear shapes with at least two transistor forming linear shapes having offset ends
有权
半导体器件包括至少六个形成具有至少两个晶体管的晶体管形成线形的晶体管,其形成具有偏移端的线
- Patent Title: Semiconductor device including at least six transistor forming linear shapes with at least two transistor forming linear shapes having offset ends
- Patent Title (中): 半导体器件包括至少六个形成具有至少两个晶体管的晶体管形成线形的晶体管,其形成具有偏移端的线
-
Application No.: US12572243Application Date: 2009-10-01
-
Publication No.: US08258552B2Publication Date: 2012-09-04
- Inventor: Scott T. Becker , Michael C. Smayling
- Applicant: Scott T. Becker , Michael C. Smayling
- Applicant Address: US CA Los Gatos
- Assignee: Tela Innovations, Inc.
- Current Assignee: Tela Innovations, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Martine Penilla Group, LLP
- Main IPC: H01L27/10
- IPC: H01L27/10

Abstract:
A cell of a semiconductor device includes a diffusion level including a plurality of diffusion regions separated by inactive regions. The cell includes a gate electrode level including conductive features defined to extend in only a first parallel direction. Adjacent conductive features that share a common line of extent in the first parallel direction are fabricated from respective originating layout features that are separated from each other by an end-to-end spacing having a size that is substantially equal and minimized across the gate electrode level region. Some of the conductive features form respective PMOS and/or NMOS transistor devices. A total number of the PMOS and NMOS transistor devices in the cell is greater than or equal to eight. A width of the conductive features within a five wavelength photolithographic interaction radius is less than a wavelength of light of 193 nanometers as used in a photolithography process for their fabrication.
Public/Granted literature
Information query
IPC分类: