Invention Grant
- Patent Title: Computing module for efficient FFT and FIR hardware accelerator
- Patent Title (中): 高效FFT和FIR硬件加速器的计算模块
-
Application No.: US12188634Application Date: 2008-08-08
-
Publication No.: US08239442B2Publication Date: 2012-08-07
- Inventor: Boris Lerner
- Applicant: Boris Lerner
- Applicant Address: US MA Norwood
- Assignee: Analog Devices, Inc.
- Current Assignee: Analog Devices, Inc.
- Current Assignee Address: US MA Norwood
- Agency: Bingham McCutchen LLP
- Main IPC: G06F15/00
- IPC: G06F15/00 ; G06F7/52

Abstract:
A hardware accelerator operable in an FFT mode and an FIR mode. The hardware accelerator takes input data and coefficient data and performs the calculations for the selected mode. In the FFT mode, a rate-two FFT is calculated, producing four real outputs corresponding to two complex numbers. In the FIR mode, one real output is generated. The hardware accelerator may switch from FFT mode to FIR mode using three multiplexers. All FIR components may be utilized in FFT mode. Registers may be added to provide pipelining support. The hardware accelerator may support multiple numerical-representation systems.
Public/Granted literature
- US20100036898A1 COMPUTING MODULE FOR EFFICIENT FFT AND FIR HARDWARE ACCELERATOR Public/Granted day:2010-02-11
Information query