Invention Grant
- Patent Title: Chip area optimized pads
- Patent Title (中): 芯片面积优化焊盘
-
Application No.: US12760442Application Date: 2010-04-14
-
Publication No.: US08196087B2Publication Date: 2012-06-05
- Inventor: Nabil Yousef Wasily
- Applicant: Nabil Yousef Wasily
- Applicant Address: US CA Lake Forest
- Assignee: Newport Media, Inc.
- Current Assignee: Newport Media, Inc.
- Current Assignee Address: US CA Lake Forest
- Agency: Rahman LLC
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
An optimized semiconductor chip pad configuration. The pad includes a pad circuit area Ap, a first dimension x and a second dimension y, in a chip having N number of pins on each side. The pins include a longitudinal axis, and the chip includes a chip core of length Lc. The method includes determining the first dimension x by dividing the length Lc by the N, determining the second dimension y by dividing the pad circuit area Ap by a result of a division of the length Lc by the N, and creating a semiconductor area pad that includes pins with the longitudinal axis positioned parallel to the chip core. A stack of circuits is designed in the chip to fit in the pad based on the first dimension x and the second dimension y.
Public/Granted literature
- US20110254166A1 Chip Area Optimized Pads Public/Granted day:2011-10-20
Information query