Invention Grant
US08195994B2 Inverter and TMS clocked flip-flop pairs between TCK and reset 有权
TCK和复位之间的变频器和TMS时钟触发器对

  • Patent Title: Inverter and TMS clocked flip-flop pairs between TCK and reset
  • Patent Title (中): TCK和复位之间的变频器和TMS时钟触发器对
  • Application No.: US13091721
    Application Date: 2011-04-21
  • Publication No.: US08195994B2
    Publication Date: 2012-06-05
  • Inventor: Lee D. Whetsel
  • Applicant: Lee D. Whetsel
  • Applicant Address: US TX Dallas
  • Assignee: Texas Instruments Incorporated
  • Current Assignee: Texas Instruments Incorporated
  • Current Assignee Address: US TX Dallas
  • Agent Lawrence J. Bassuk; W. James Brady; Frederick J. Telecky, Jr.
  • Main IPC: G01R31/28
  • IPC: G01R31/28
Inverter and TMS clocked flip-flop pairs between TCK and reset
Abstract:
This disclosure describes a reduced pin bus that can be used on integrated circuits or embedded cores within integrated circuits. The bus may be used for serial access to circuits where the availability of pins on ICs or terminals on cores is limited. The bus may be used for a variety of serial communication operations such as, but not limited to, serial communication related test, emulation, debug, and/or trace operations of an IC or core design. Other aspects of the disclosure include the use of reduced pin buses for emulation, debug, and trace operations and for functional operations.
Public/Granted literature
Information query
Patent Agency Ranking
0/0