Invention Grant
- Patent Title: Method and system for compensation of frequency pulling in an all digital phase lock loop
- Patent Title (中): 全数字锁相环频率补偿补偿方法及系统
-
Application No.: US12838820Application Date: 2010-07-19
-
Publication No.: US08193870B2Publication Date: 2012-06-05
- Inventor: Koji Takinami , Richard Strandberg , Paul Cheng-Po Liang
- Applicant: Koji Takinami , Richard Strandberg , Paul Cheng-Po Liang
- Applicant Address: JP Osaka
- Assignee: Panasonic Corporation
- Current Assignee: Panasonic Corporation
- Current Assignee Address: JP Osaka
- Main IPC: H03B7/12
- IPC: H03B7/12

Abstract:
The present invention is a method and system for compensation of frequency pulling in an all digital phase lock loop. The all digital phase lock loop can utilize a multi-phase oscillator including latches with substantially all of the latches paired with a corresponding dummy cell. The dummy cells can have impedance characteristics, such as variable capacitance values which correspond to the variable capacitance value of the latches such that the sum of the two variable capacitance values remains substantially constant, even when the polarity of the reference clock signal changes. The dummy cells can be, for example, variable capacitors or dummy latches. The phase lock loop can also include a multiplying unit. The multiplying unit can receive a reference clock signal and generate a frequency multiplied reference clock signal.
Public/Granted literature
- US20120013407A1 METHOD AND SYSTEM FOR COMPENSATION OF FREQUENCY PULLING IN AN ALL DIGITAL PHASE LOCK LOOP Public/Granted day:2012-01-19
Information query