Invention Grant
- Patent Title: Multilayer printed wiring board
- Patent Title (中): 多层印刷线路板
-
Application No.: US12984644Application Date: 2011-01-05
-
Publication No.: US08169792B2Publication Date: 2012-05-01
- Inventor: Takashi Kariya , Toshiki Furutani
- Applicant: Takashi Kariya , Toshiki Furutani
- Applicant Address: JP Ogaki-shi
- Assignee: Ibiden Co., Ltd.
- Current Assignee: Ibiden Co., Ltd.
- Current Assignee Address: JP Ogaki-shi
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2004-134370 20040428
- Main IPC: H05K1/11
- IPC: H05K1/11 ; H05K1/14

Abstract:
A multilayer printed wiring board includes: a build-up layer that is formed on a core substrate and has a conductor pattern disposed on an upper surface; a low elastic modulus layer that is formed on the build-up layer; lands that are disposed on an upper surface of the low elastic modulus layer and connected via solder bumps to a IC chip; and conductor posts that pass through the low elastic modulus layer and electrically connect lands with conductor patterns. The conductor posts have the aspect ratio Rasp (height/minimum diameter) of not less than 4 and the minimum diameter exceeding 30 μm, and the aspect ratio Rasp of external conductor posts, which are positioned at external portions of the low elastic modulus layer, is greater than or equal to the aspect ratio Rasp of internal conductor posts, which are positioned at internal portions of the low elastic modulus layer.
Public/Granted literature
- US20110100700A1 MULTILAYER PRINTED WIRING BOARD Public/Granted day:2011-05-05
Information query