Invention Grant
- Patent Title: Control signal memoization in a multiple instruction issue microprocessor
- Patent Title (中): 在多指令发出微处理器中控制信号记忆
-
Application No.: US11034284Application Date: 2005-01-12
-
Publication No.: US08151092B2Publication Date: 2012-04-03
- Inventor: Erik Richter Altman , Michael Karl Gschwind , Jude A. Rivers , Sumedh W. Sathaye , John-David Wellman , Victor V. Zyuban
- Applicant: Erik Richter Altman , Michael Karl Gschwind , Jude A. Rivers , Sumedh W. Sathaye , John-David Wellman , Victor V. Zyuban
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Yee & Associates, P.C.
- Agent William Stock
- Main IPC: G06F9/30
- IPC: G06F9/30

Abstract:
A dynamic predictive and/or exact caching mechanism is provided in various stages of a microprocessor pipeline so that various control signals can be stored and memorized in the course of program execution. Exact control signal vector caching may be done. Whenever an issue group is formed following instruction decode, register renaming, and dependency checking, an encoded copy of the issue group information can be cached under the tag of the leading instruction. The resulting dependency cache or control vector cache can be accessed right at the beginning of the instruction issue logic stage of the microprocessor pipeline the next time the corresponding group of instructions come up for re-execution. Since the encoded issue group bit pattern may be accessed in a single cycle out of the cache, the resulting microprocessor pipeline with this embodiment can be seen as two parallel pipes, where the shorter pipe is followed if there is a dependency cache or control vector cache hit.
Public/Granted literature
- US20060155965A1 Method and apparatus for control signals memoization in a multiple instruction issue microprocessor Public/Granted day:2006-07-13
Information query