Invention Grant
US08134384B2 Method for testing noise immunity of an integrated circuit and a device having noise immunity testing capabilities
有权
用于测试集成电路的噪声抗扰度的方法和具有抗噪声测试能力的设备
- Patent Title: Method for testing noise immunity of an integrated circuit and a device having noise immunity testing capabilities
- Patent Title (中): 用于测试集成电路的噪声抗扰度的方法和具有抗噪声测试能力的设备
-
Application No.: US12514005Application Date: 2006-11-08
-
Publication No.: US08134384B2Publication Date: 2012-03-13
- Inventor: Yoav Weizman , Yehim-Haim Fefer , Sergey Sofer
- Applicant: Yoav Weizman , Yehim-Haim Fefer , Sergey Sofer
- Applicant Address: US TX Austin
- Assignee: Freescale Semiconductor, Inc.
- Current Assignee: Freescale Semiconductor, Inc.
- Current Assignee Address: US TX Austin
- International Application: PCT/IB2006/054168 WO 20061108
- International Announcement: WO2008/056206 WO 20080515
- Main IPC: G01R31/34
- IPC: G01R31/34

Abstract:
A method for testing a noise immunity of an integrated circuit; the method includes: determining a value of a power supply noise regardless of a relationship between the power supply noise value and a phase sensitive signal edge position resulting from an introduction of the power supply noise; receiving, by the integrated circuit, a phase sensitive signal; introducing jitter to the phase sensitive signal by a circuit adapted to generate a substantially continuous range of power supply noise such as to alter edges position of the phase sensitive signal; providing the jittered phase sensitive signal to at least one tested component of the integrated circuit; and evaluating at least one output signal generated by the at least tested component to determine the noise immunity of the integrated circuit.
Public/Granted literature
Information query