Invention Grant
US08134238B2 Semiconductor device having a wafer level chip size package structure 有权
具有晶片级芯片尺寸封装结构的半导体器件

  • Patent Title: Semiconductor device having a wafer level chip size package structure
  • Patent Title (中): 具有晶片级芯片尺寸封装结构的半导体器件
  • Application No.: US12939642
    Application Date: 2010-11-04
  • Publication No.: US08134238B2
    Publication Date: 2012-03-13
  • Inventor: Kunihiro Komiya
  • Applicant: Kunihiro Komiya
  • Applicant Address: JP
  • Assignee: Rohm Co., Ltd.
  • Current Assignee: Rohm Co., Ltd.
  • Current Assignee Address: JP
  • Agency: Cantor Colburn LLP
  • Priority: JP2004-283167 20040929
  • Main IPC: H01L21/50
  • IPC: H01L21/50
Semiconductor device having a wafer level chip size package structure
Abstract:
A semiconductor device having a wafer level chip size package may include a semiconductor substrate having an integrated circuit formed thereon; a plurality of electrode pads formed on the semiconductor substrate; at least one rewiring layer which may include rewiring formed adjacent to the plurality of electrode pads; and a plurality of external electrodes formed on the rewiring layer. The plurality of electrodes and plurality of external electrodes may be sectioned and arranged in four areas having the same shapes. Each area may include a first group of N number of external electrodes arranged along an edge of the semiconductor substrate, a second group of (N-2) number of external electrodes arranged inside the first group of external electrodes, and a plurality of (2N-2) number of electrode pads arranged between the first and second groups of external electrodes.
Public/Granted literature
Information query
Patent Agency Ranking
0/0