Invention Grant
US08131795B2 High speed adder design for a multiply-add based floating point unit
失效
用于基于加法的浮点单元的高速加法器设计
- Patent Title: High speed adder design for a multiply-add based floating point unit
- Patent Title (中): 用于基于加法的浮点单元的高速加法器设计
-
Application No.: US12323257Application Date: 2008-11-25
-
Publication No.: US08131795B2Publication Date: 2012-03-06
- Inventor: Sang Hoo Dhong , Silvia Melitta Mueller , Hwa-Joon Oh
- Applicant: Sang Hoo Dhong , Silvia Melitta Mueller , Hwa-Joon Oh
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent James L. Baudino; Matthew B. Talpis
- Main IPC: G06F7/42
- IPC: G06F7/42 ; G06F7/38

Abstract:
A method is provided for improving a high-speed adder for Floating-Point Units (FPU) in a given computer system. The improved adder utilizes a compound incrementer, a compound adder, a carry network, an adder control/selector, and series of multiplexers (muxes). The carry network performs the end-around-carry function simultaneously to and independent of other required functions optimizing the functioning of the adder. Also, the use of a minimum number of muxes is also utilized to reduce mux delays.
Public/Granted literature
- US20090077155A1 HIGH SPEED ADDER DESIGN FOR A MULTIPLY-ADD BASED FLOATING POINT UNIT Public/Granted day:2009-03-19
Information query