Invention Grant
US08130589B2 Semiconductor memory device using only single-channel transistor to apply voltage to selected word line
有权
半导体存储器件仅使用单通道晶体管对所选字线施加电压
- Patent Title: Semiconductor memory device using only single-channel transistor to apply voltage to selected word line
- Patent Title (中): 半导体存储器件仅使用单通道晶体管对所选字线施加电压
-
Application No.: US13109694Application Date: 2011-05-17
-
Publication No.: US08130589B2Publication Date: 2012-03-06
- Inventor: Hiroshi Nakamura , Kenichi Imamiya
- Applicant: Hiroshi Nakamura , Kenichi Imamiya
- Applicant Address: JP Kawasaki-shi
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Kawasaki-shi
- Agency: Banner & Witcoff, Ltd.
- Priority: JP2000-173715 20000609; JP2000-330972 20001030
- Main IPC: G11C8/00
- IPC: G11C8/00

Abstract:
A semiconductor memory device has a memory cell array, a first transistor of a first conductivity type, a second transistor of a second conductivity type and a third transistor of the first conductivity type. A source or drain of the first transistor is connected to each of word lines. A drain of the second transistor is connected to a gate of the first transistor. A source of the third transistor is connected to the gate of the first transistor. The gates of the second transistor and the third transistor are not connected, a source of the second transistor is not connected to a drain of the third transistor, and the gate of the second transistor and the drain of the third transistor have different voltage levels corresponding to opposite logic levels each other.
Public/Granted literature
- US20110216594A1 SEMICONDUCTOR MEMORY DEVICE USING ONLY SINGLE-CHANNEL TRANSISTOR TO APPLY VOLTAGE TO SELECTED WORD LINE Public/Granted day:2011-09-08
Information query