Invention Grant
- Patent Title: Read-leveling implementations for DDR3 applications on an FPGA
- Patent Title (中): FPGA上DDR3应用程序的读取级别实现
-
Application No.: US12539582Application Date: 2009-08-11
-
Publication No.: US07990786B2Publication Date: 2011-08-02
- Inventor: Michael H. M. Chu , Joseph Huang , Chiakang Sung , Yan Chong , Andrew Bellis , Philip Clarke , Manoj B. Roge
- Applicant: Michael H. M. Chu , Joseph Huang , Chiakang Sung , Yan Chong , Andrew Bellis , Philip Clarke , Manoj B. Roge
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Ropes & Gray LLP
- Main IPC: G11C7/10
- IPC: G11C7/10

Abstract:
Circuits, methods, and apparatus for transferring data from a device's input clock domain to a core clock domain. One example achieves this by using a retiming element between input and core circuits. The retiming element is calibrated by incrementally sweeping a delay and receiving data at each increment. Minimum and maximum delays where data is received without errors are averaged. This average can then be used to adjust the timing of a circuit element inserted in an input path between an input register clocked by an input strobe signal and an output register clocked by a core clock signal. In one example, an input signal may be delayed by an amount corresponding to the delay setting. In other examples, each input signal is registered using an intermediate register between the input register and the output register, where a clock signal is delayed by an amount corresponding to the delay setting.
Public/Granted literature
- US20090296503A1 READ-LEVELING IMPLEMENTATIONS FOR DDR3 APPLICATIONS ON AN FPGA Public/Granted day:2009-12-03
Information query