Invention Grant
- Patent Title: Semiconductor devices with sidewall conductive patterns and methods of fabricating the same
- Patent Title (中): 具有侧壁导电图案的半导体器件及其制造方法
-
Application No.: US12133146Application Date: 2008-06-04
-
Publication No.: US07973354B2Publication Date: 2011-07-05
- Inventor: Jong-Sun Sel , Jung-Dal Choi , Joon-Hee Lee , Hwa-Kyung Shin
- Applicant: Jong-Sun Sel , Jung-Dal Choi , Joon-Hee Lee , Hwa-Kyung Shin
- Applicant Address: KR
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR
- Agency: Myers Bigel Sibley & Sajovec, PA
- Priority: KR10-2004-0089435 20041104
- Main IPC: H01L29/788
- IPC: H01L29/788

Abstract:
A gate pattern is disclosed that includes a semiconductor substrate, a lower conductive pattern, an upper conductive pattern, and a sidewall conductive patter. The lower conductive pattern is on the substrate. The insulating pattern is on the lower conductive pattern. The upper conductive pattern is on the insulating pattern opposite to the lower conductive pattern. The sidewall conductive pattern is on at least a portion of sidewalls of the upper conductive pattern and the lower conductive pattern. The sidewall conductive pattern electrically connects the upper conductive pattern and the lower conductive pattern. An upper edge portion of the lower conductive pattern may be recessed relative to a lower edge portion of the lower conductive pattern to define a ledge thereon. The sidewall conductive pattern may be directly on the ledge and sidewall of the recessed upper edge portion of the lower conductive pattern.
Public/Granted literature
- US20080237679A1 SEMICONDUCTOR DEVICES WITH SIDEWALL CONDUCTIVE PATTERNS AND METHODS OF FABRICATING THE SAME Public/Granted day:2008-10-02
Information query
IPC分类: