Invention Grant
US07956404B2 Non-volatile two-transistor programmable logic cell and array layout
失效
非易失性双晶体管可编程逻辑单元和阵列布局
- Patent Title: Non-volatile two-transistor programmable logic cell and array layout
- Patent Title (中): 非易失性双晶体管可编程逻辑单元和阵列布局
-
Application No.: US12370828Application Date: 2009-02-13
-
Publication No.: US07956404B2Publication Date: 2011-06-07
- Inventor: Fethi Dhaoui , John McCollum , Vidyadhara Bellippady , William C. Plants , Zhigang Wang
- Applicant: Fethi Dhaoui , John McCollum , Vidyadhara Bellippady , William C. Plants , Zhigang Wang
- Applicant Address: US CA Mountain View
- Assignee: Actel Corporation
- Current Assignee: Actel Corporation
- Current Assignee Address: US CA Mountain View
- Agency: Lewis and Roca LLP
- Main IPC: H01L29/788
- IPC: H01L29/788

Abstract:
A two-transistor non-volatile memory cell is formed in a semiconductor body. A memory-transistor well is disposed within the semiconductor body. A switch-transistor well is disposed within the semiconductor body and is electrically isolated from the memory transistor well. A memory transistor including spaced-apart source and drain regions is formed within the memory-transistor well. A switch transistor including spaced-apart source and drain regions is formed within the switch-transistor well region. A floating gate is insulated from and self aligned with the source and drain regions of the memory transistor and switch transistor. A control gate is disposed above and aligned to the floating gate and with the source and drain regions of the memory transistor and the switch transistor.
Public/Granted literature
- US20100038697A1 NON-VOLATILE TWO-TRANSISTOR PROGRAMMABLE LOGIC CELL AND ARRAY LAYOUT Public/Granted day:2010-02-18
Information query
IPC分类: