Invention Grant
- Patent Title: IC testing methods and apparatus
- Patent Title (中): IC测试方法和仪器
-
Application No.: US12090971Application Date: 2006-10-12
-
Publication No.: US07941719B2Publication Date: 2011-05-10
- Inventor: Tom Waayers
- Applicant: Tom Waayers
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Priority: EP05109894 20051024
- International Application: PCT/IB2006/053756 WO 20061012
- International Announcement: WO2007/049173 WO 20070503
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
A shift register circuit is provided for storing instruction data for the testing of an integrated circuit core. The shift register circuit comprises a plurality of stages, each stage comprising a serial input (si) and a serial output (so) and a parallel output (wir_output) comprising one terminal of a parallel output of the shift register circuit. A first shift register storage element (32) is for storing a signal received from the serial input (si) and providing it to the serial output (so) in a scan chain mode of operation. A second parallel register storage element (38) is for storing a signal from the first shift register storage element (32) and providing it to the parallel output (wir_output) in an update mode of operation. The stage further comprises a feedback path (40) for providing an inverted version of the parallel output (wir_output) to the first shift register storage element (32) in a test mode of operation.This configuration enables testing of each shift register stage using the existing control lines. In particular, the inverted signal can be clocked to propagate through the shift register storage element and the parallel register storage element, and the eventual inversion of the output is monitored to indicate that the inverted signal has propagated through the circuitry.
Public/Granted literature
- US20080255780A1 Ic Testing Methods and Apparatus Public/Granted day:2008-10-16
Information query